Wireless SoC Design Verification Engineer

Israel
Hardware

Summary

Posted:
Role Number:200527995
Would you like to join Apple’s growing wireless silicon development team? Our wireless SOC organization is responsible various aspects of wireless silicon development with a particular emphasis on highly energy efficient design new technologies that impact the user experience at the product level, all of which is driven by a world-class vertically integrated engineering team. As a Wireless Design Verification Engineer, you will be part of a team that is responsible for pre-silicon RTL verification of communication subsystems, SoC sub-systems and chip-level functionality. The activity may focus on block level, sub-system level or chip level, including end-to-end simulations of the entire data/control path. You will interact with DV methodologists, designers and communication systems engineers to develop reusable testbench and verification environment deploying the latest methodology with metric driven verification.

Description

- Own critical block and sub-system verification of wireless SoC projects - Architect and develop testbenches and environments, by using state-of-the-art verification methodologies - Define verification plan, create, simulate and debug test scenarios - Drive regression and coverage analysis to ensure high quality DV - Collaborate with design and systems engineering teams to review requirements, specifications and architecture, extract features and define DV attribute

Minimum Qualifications

Key Qualifications

  • 5+ years verification experience
  • Solid verification skills in problem solving, constrained random testing, and debugging
  • Advanced knowledge of SystemVerilog and DV methodologies
  • Experience with MAC or PHY Verification - a plus
  • Self-motivated and dedicated with proven creative thinking capabilities
  • Ability to handle multiple tasks and prioritise work to meet deadlines

Preferred Qualifications

Education & Experience

BSc or MSC in Electrical Engineering or Computer Engineering

Additional Requirements