SoC Power Modeling Engineer

Cupertino, California, United States
Hardware

Summary

Posted:
Role Number:200549504
Do you have a passion for crafting new solutions? As part of our Silicon Engineering group, you will generate ideas and turn them into reality. You will be part of the team responsible for designing state-of-the-art ASICs that are integral to many Apple products. We are looking for an engineer who will work on the modeling of power dissipation of various IPs including AI/ML and the corresponding power rails, peak current requirements and voltage-frequency operating points for upcoming generations of Apple SOCs. This role provides an opportunity to participate in optimization of a variety of leading edge chips for power-efficiency. You will collaborate across many teams including architecture, design, thermals, PMIC and system design to model power and current profiles for various IPs of the SOC, and the voltages-frequency operating points. The job also involves partnering with the lab and silicon characterization/validation and technology teams on correlating the models to the HW data.

Key Qualifications

  • Our ideal candidate should have 3+ years relevant experience, programming skills and an understanding of low-power digital design and power fundamentals. You should also have the following:
  • Understanding of SOC power modeling and current demand.
  • Understanding of electrical properties of on-die PDN, power gating, package and system power delivery.
  • Skills in scripting, data analysis and experience with EDA tools.
  • Understanding of VLSI design flow and CMOS technology.
  • Extensive background in EE.
  • Ability to understand and model thermal control loops and throttling mechanisms.
  • Familiarity with physical design tools for power optimization.
  • Great teammate and excellent communication skills.

Description

Imagine yourself collaborating across many fields, playing a decisive role of getting innovative products to millions of customers! You will have the opportunity to build new insights into silicon optimization, as well as work with a team of hardworking engineers and be involved in HW/model correlation efforts of mobile SoC design. Your main responsibilities will be: - Modeling power dissipation and power delivery, - Establishing voltages for DVFM states of IPs, including Neural Engines, CPUs, Graphics, compute (AI/ML) accelerators, media IPs, caches and fabric. - Modeling power dissipation for customer use-cases. - Interacting with the Technology team, Silicon Validation, and Product Engineering teams to establish voltage-frequency design points pre- and post- silicon. - Working with the power lab and test teams to correlate models to HW data.

Education & Experience

Bachelor's degree and a minimum of 3 years relevant industry experience

Additional Requirements

Pay & Benefits